阅读:710回复:1
高分请教各位大侠
请教各位大侠
在9054的RDK中,在突发读写时CPLD向SRAM提供的地址应该是递增的,可为什么读时地址不变而写时只是加一呢,我看不懂,请各位赐教! always @ (posedge CLK_50MHZ) if (!ADS_) SRAM_ADDR[16:2] = ADDR_IN[16:2]; else if (BLAST_ && !((currentstate == s1) &&LWDRD_)) SRAM_ADDR[12:2] = SRAM_ADDR[12:2] +1; else SRAM_ADDR[16:2] = SRAM_ADDR[16:2]; [编辑 - 10/16/03 by maddy1003] |
|
|
沙发#
发布于:2003-10-17 08:27
if (BLAST_ && !((currentstate == s1) &&LWDRD_))
SRAM_ADDR[12:2] = SRAM_ADDR[12:2] +1; else SRAM_ADDR[16:2] = SRAM_ADDR[16:2]; 从上面语句,可以看出来呀! |
|